

## Hierarchical VHDL (Page 1)

4-Bit Ripple Carry Adder

```
-- 4-bit Adder: Hierarchical Dataflow/Structural
library ieee;
use ieee.std_logic_1164.all;
entity half_adder is
  port (x, y : in std_logic;
       s, c : out std_logic);
end half_adder;
architecture dataflow_3 of half_adder is
  begin
   s \le x \times y;
    c \le x  and y;
end dataflow_3;
```



## Hierarchical VHDL (Page 3) 4-Bit Ripple Carry Adder

```
architecture struc_dataflow_3 of full_adder is
 component half_adder
   port(x, y : in std_logic;
        s, c : out std_logic);
 end component;
 signal hs, hc, tc: std_logic;
 begin
   HA1: half_adder
     port map (x, y, hs, hc);
   HA2: half_adder
     port map (hs, z, s, tc);
   c <= tc or hc;
end struc_dataflow_3;
```



## Hierarchical VHDL (Page 5)

4-Bit Ripple Carry Adder

```
architecture structural 4 of adder 4 is
 component full_adder
   port(x, y, z : in std_logic;
        s, c : out std logic);
 end component;
 signal C: std_logic_vector(3 downto 1);
 begin
   Bit0: full adder
     port map (B(0), A(0), C0, S(0), C(1));
   Bit1: full adder
     port map (B(1), A(1), C(1), S(1), C(2));
   Bit2: full adder
     port map (B(2), A(2), C(2), S(2), C(3));
   Bit3: full_adder
     port map (B(3), A(3), C(3), S(3), C4);
end structural 4;
```

## 4-Bit Full Adder Behavioral Description -- 4-bit Adder: Behavioral Description library ieee; use ieee.std logic 1164.all; use ieee.std logic unsigned.all; entity adder 4 b is port(B, A : in std\_logic\_vector(3 downto 0); C0: in std logic; S: out std\_logic\_vector(3 downto 0); C4: out std logic); end adder\_4\_b; architecture behavioral of adder\_4\_b is signal sum : std\_logic\_vector(4 downto 0); begin sum <= ('0' & A) + ('0' & B) + ("0000" & C0); $C4 \le sum(4);$ $S \le sum(3 downto 0);$ end behavioral; CSU22022, 7th HDL Lecture, Dr. M. Manzke, Page: 7



